SoC White Box IPs

Visit us at Bluetooth Asia

May 23 - 24 Shenzhen

Blitter Graphics and Display IP

개요특징Datasheet 요청하기

Description

Blitter display – 2D graphic and display Hardware accelerator with SW control for customization. It is fully Compliance with standard graphic libraries and buffer formats (DirectFB, Android HWComposer)

Graphics blitter – Multi task and scalable, high performance, 2D graphic accelerator, SW control, Standard graphics software library acceleration (DirectFB, Wayland/Weston, Android Hardware composer). It has very low latency, QoS, Security & Virtualization support, Memory Bandwidth optimization.

Ensures Source and destination windows all defined using an XY descriptor, with pixel accuracy whatever the format, from 1bpp to 32bpp.

Most of these operators can be combined in a single BDisp pass.The BDisp works from memory to memory with a triple, dual or single source and one target.

Features

  • Solid color fill of rectangular window & Solid color shade (fill + alpha blending)
  • Gradient fill of rectangular window (horizontal and Vertical gradient)
  • Color expansion (CLUT to true color) & correction (gamma, contrast, gain)
  • Rectangular clipping & Color Keying capability
  • 1-bit/8-bit clip mask bitmap for random shape clipping can be achieved in two passes
  • Plane mask feature available, Spatial De-Interlacing
  • Bi-endianness support, 90 degrees and multiples rotation support
  • 4:2:2 / 4:2:0 capabilities, as source format (2 buffer split format : field or frame Macro Block or Raster)
  • YUV capabilities, as source format (3 buffer split format)
  • 2D resize engine with high quality filtering, Horizontal and Vertical
  • VC1 “Range mapping / Range reduction” compensation algorithm
  • Fully programmable Matrix used for color space conversion, PSI, special effect
  • Programmable source/target scanning direction, both horizontally and vertically, in order to cope correctly with overlapping source and destination area
  • Adaptive Flicker filter from memory to memory (Shared between S1 and S2)
  • One source copy, with one or several operators enabled (color format conversion, 2Dscaling)
  • Two-source copy with alpha blending or logical operation between them
  • Deliverables

  • Verilog Source RTL Code plus Simulation Environment
  • C Source Code
  • Physical Design scripts – Synopsys synthesis
  • Hardware simulation test bench with regression test suit
  • Reference platform drivers
다음 양식을 작성하고받은 편지함에 제품 데이터 시트를 가져 오십시오

T2M의 높은 퀄리티의 사전실증된 아날로그/혼합 시그널, RF, Digital and SW 시스템 해결책은 통신, 소비자와 컴퓨터 제품(IoT, Wearables, 핸드폰, 타블랫, M2M, RCU, set-top boxes, TV, 디비디 플레이어, PC 칩셋등)에 중요한 빌딩 블록으로 사용됩니다. IP는 소비자의 구체적인 요구조건에 따라fab/node 이식이나 전매 특징들을 수정할수 있습니다.