SoC White Box IPs

Visit us at Electronica

Nov 13-16 Munich


개요특징Datasheet 요청하기


The MIPI MDDI Unified Solution is compliant with the MIPI Alliance Standard for D-PHY version 1.0 and the VESA Mobile Display Digital Interface Version 1.2 specification.

It consists of 4 lanes, 1 Clock/Strobe lane, 1 bidirectional data lane and 2 unidirectional data lanes, which makes it suitable for display interface applications.

The MDDI and MIPI blocks share the same signal and supply pins. The on-chip receive termination can be used for both MDDI and MIPI. The termination resistors can be calibrated to minimize variations. Once the Display module is qualified it can be used for both MIPI and MDDI resulting in faster time to market and in area and cost savings.


  • Configurable as MIPI Slave or MDDI Client
  • Complies with MIPI Alliance Specification for D-PHY V1.0 and VESA MDDI V1.2
  • Consists of 1 Clock/Strobe lane, 1 bidirectional data lane and 2 unidirectional data lanes
  • Supports both high speed and low-power modes
  • Operates up to 800 Mbps/lane in high speed mode
  • De-Serializers included
  • Optimized for minimal power dissipation & footprint
  • Programmable integrated receive termination
  • Programmable reverse MDDI TX amplitude and CMV(Common Mode Voltage)
  • Built-in testability to enable for full speed production test
  • Silicon Proven in multiple Fabs/Nodes
  • Deliverables

  • RTL code
  • Detailed design document
  • Verification environment
  • Test cases
  • Synthesis environment/script
다음 양식을 작성하고받은 편지함에 제품 데이터 시트를 가져 오십시오

T2M의 높은 퀄리티의 사전실증된 아날로그/혼합 시그널, RF, Digital and SW 시스템 해결책은 통신, 소비자와 컴퓨터 제품(IoT, Wearables, 핸드폰, 타블랫, M2M, RCU, set-top boxes, TV, 디비디 플레이어, PC 칩셋등)에 중요한 빌딩 블록으로 사용됩니다. IP는 소비자의 구체적인 요구조건에 따라fab/node 이식이나 전매 특징들을 수정할수 있습니다.