SoC White Box IPs

Schedule a meeting

Display Port V1.2 Tx Controller IP

OverviewFeaturesRequest Datasheet
Block diagram of T2M Display Port V1.2 Tx Controller IP
  • eDP version 1.2a / DP version 1.2 compliant transmitter
  • Supports HDCP1.4 and HDCP2.2(Optional)
  • Supports Forward Error Correction (Optional)
  • Consists of configurable (4/2/1) link channels and one AUX channel
  • Supports 1.62/2.7/5.4/8.1Gbps (HBR3) bit rate and all recommended link rate (ie 2.16Gbps etc)
  • Supports main link operation with 1 or 2 or 4 lanes
  • Supports both Default and Enhanced Framing Mode
  • Supports SST mode
  • Supports video packet and audio packet (8ch max)
  • Supports both Normal and Alternate Scrambler Seed Reset
  • Supports E-EDID data reading via I2C-over-AUX transaction
  • Supports Video test pattern generator (compliant with DP link CTS v1.2)
  • Configuration registers programmable via AMBA interface
Fill the form below, to receive the product datasheet in your inbox