This is a high performance, ultra-low power 6-bit resolution, 5Msps sample rate Mixed-signal IP coresin advanced FinFET nodes up to 28nm. Leading edge systems on chip (SoCs) for wireline networking, wireless communication, and automobile ADAS are made possible by these items. Our data converter (ADC and DAC) IP cores include resolutions ranging from 6 bits to 14 bits and sampling speeds ranging from a few MSPS to over 20GSPS.
Reduces noise and power consumption
Increases ADC channel speed
Provides accurate charge transfer without the need for calibration
Relaxes op-amp gain, bandwidth, and offset requirements
Simplifies high-performance analog designs in nanometer CMOS
Benefits
Available in finFETand 28nm nodes
Excellent linearity
Compact area
Complete subsystem with:
Bandgap reference
Time interleaving error(s) correction
Support for I/Q and array configurations
AEC-Q100 Grade 2 compliant
Applications
5G Wireless Infrastructure
Automotive Ethernet
Automotive LiDAR/RADAR
Wireline Communication
Wireless Communication
Image Sensors
Satellite Communication
Low Power IoT